

# **3.3 V GLOBAL DIRECT ACCESS ARRANGEMENT**

#### **Features**

Complete DAA includes the following:

- **Programmable Line Interface** 
	- AC Termination
	- DC Termination
	- Ring Detect Threshold
	- Ringer Impedance
- 84 dB Dynamic Range TX/RX Paths
- Integrated Analog Front End (AFE) and 2- to 4-Wire Hybrid
- Integrated Ring Detector
- Caller ID Support
- Loop Current Monitor

#### **Applications**

- V.90 Modems
- Voice Mail Systems

#### **Description**

The Si3034 is an integrated direct access arrangement (DAA) that provides a programmable line interface to meet global telephone line interface requirements. Available in two 16-pin small outline packages, it eliminates the need for an analog front end (AFE), an isolation transformer, relays, opto-isolators, and a 2- to 4-wire hybrid. The Si3034 dramatically reduces the number of discrete components and cost required to achieve compliance with global regulatory requirements. The Si3034 interfaces directly to standard modem DSPs.

## **Functional Block Diagram**





- **Pulse Dialing Support**
- Billing Tone Detection
- **Detection**
- **Low Profile 16-Pin SOIC Packages**
- 3.3 or 5 V Power Supply
- Direct Interface to DSPs
- Daisy-Chaining for Up to Eight **Devices**
- Greater than 3000 V Isolation
- Proprietary ISOcap<sup>™</sup> Technology
- Set Top Boxes
- Fax Machines





US Patent # 5,870,046 US Patent # 6,061,009 Other Patents Pending



# TABLE OF CONTENTS

# **Section**







## **Electrical Specifications**

### **Table 1. Recommended Operating Conditions**



**Notes:**

**1.** The Si3034 specifications are guaranteed when the typical application circuit (including component tolerance) and any Si3021 and any Si3014 are used. See [Figure 16 on page 15](#page-14-0) for typical application circuit.

**2.** All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise stated.

**3.** The digital supply, V<sub>D</sub>, can operate from either 3.3 V or 5.0 V. The Si3021 supports interface to 3.3 V logic when operating from 3.3 V and applies to both the serial port and the digital signals RGDT/FSD, OFHK, RESET, M0, and M1.



#### <span id="page-4-1"></span>**Table 2. Loop Characteristics**

( $V_D$  = 3.3 to 5.25 V, T<sub>A</sub> = 0 to 70°C for K-Grade, See [Figure 1\)](#page-4-0)



**Notes:**

**1.** The ring signal is guaranteed to not be detected below the minimum. The ring signal is guaranteed to be detected above the maximum.

**2.** C15, R14, Z2, and Z3 not installed. See "Ringer Impedance," on page 24.



**Figure 1. Test Circuit for Loop Characteristics**

<span id="page-4-0"></span>

## <span id="page-5-0"></span>Table 3. DC Characteristics,  $V_D = 5 V$

( $V_D$  = 4.75 to 5.25 V, T<sub>A</sub> = 0 to 70°C for K-Grade)



#### **Notes:**

**1.** All inputs at 0.4 or  $V_D - 0.4$  (CMOS levels). All inputs held static except clock and all outputs unloaded (Static  $I_{\text{OUT}} = 0 \text{ mA}$ ).

**2.** RGDT is not functional in this state.

## <span id="page-5-1"></span>Table 4. DC Characteristics,  $V_D = 3.3 V$

( $V_D$  = 3.0 to 3.6 V, T<sub>A</sub> = 0 to 70°C for K-Grade)



#### **Notes:**

**1.** Only a decoupling capacitor should be connected to  $V_A$  when the charge pump is on.

**2.** There is no I<sub>A</sub> current consumption when the internal charge pump is enabled and only a decoupling capacitor is connected to the  $V_A$  pin.

**3.** All inputs at 0.4 or  $V_D - 0.4$  (CMOS levels). All inputs held static except clock and all outputs unloaded (Static  $I_{\text{OUT}} = 0 \text{ mA}$ ).

**4.** RGDT is not functional in this state.

**5.** The charge pump is recommended to be used only when  $V_D < 4.5$  V. When the charge pump is not used,  $V_A$  should be applied to the device before  $V_D$  is applied on power up if driven from separate supplies.



#### <span id="page-6-0"></span>**Table 5. AC Characteristics**

( $V_D$  = 3.0 to 5.25 V, T<sub>A</sub> = 0 to 70°C for K-Grade, see [Figure 16 on page 15\)](#page-14-0)



**Notes:**

**1.** See [Figure 23 on page 28](#page-27-0).

**2.** Measured at TIP and RING with 600 Ω termination at 1 kHz, as shown in [Figure 1](#page-4-0).

**3.** Receive full scale level will produce –0.9 dBFS at SDO.

- 4. DR = 20 · log |Vin| + 20 · log (RMS signal/RMS noise). Measurement is 300 to 3400 Hz. Applies to both transmit and receive paths. Vin = 1 KHz,  $-3$  dBFS, Fs = 10300 Hz.
- **5.**  $THD = 20 \cdot \log (RMS \text{ distortion/RMS signal})$ . Vin = 1 kHz, -3 dBFS, Fs = 10300 Hz.



## **Table 6. Absolute Maximum Ratings**



**Note:** Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### <span id="page-7-0"></span>**Table 7. Switching Characteristics—General Inputs**

( $V_D$  = 3.0 to 5.25 V, T<sub>A</sub> = 70°C for K-Grade, C<sub>L</sub> = 20 pF)



**Notes:**

**1.** All timing (except Rise and Fall time) is referenced to the 50% level of the waveform. Input test levels are

 $V_{\text{IH}} = V_{\text{D}} - 0.4$  V,  $V_{\text{II}} = 0.4$  V. Rise and Fall times are referenced to the 20% and 80% levels of the waveform.

**2.** The minimum RESET pulse width is the greater of 250 ns or 10 MCLK cycle times.

**3.** M0 and M1 are typically connected to  $V_D$  or GND and should not be changed during normal operation.







## **Table 8. Switching Characteristics—Serial Interface (DCE = 0)**

( $V_D$  = 3.0 to 5.25 V, T<sub>A</sub> = 70°C for K-Grade, C<sub>L</sub> = 20 pF)





**Figure 3. Serial Interface Timing Diagram (DCE = 0)**



## **Table 9. Switching Characteristics—Serial Interface (DCE = 1, FSD = 0)**

(V<sub>A</sub> = Charge Pump, V<sub>D</sub> = 3.0 to 5.25 V, T<sub>A</sub> = 0 to 70°C for K-Grade, C<sub>L</sub> = 20 pF)



**Notes:**

**1.** All timing is referenced to the 50% level of the waveform. Input test levels are  $V_{IH}$  =  $V_D$  – 0.4 V,  $V_{IL}$  = 0.4 V.

**2.** Refer to the section "Multiple Device Support," on page 30 for functional details.

<span id="page-9-0"></span>



### **Table 10. Switching Characteristics—Serial Interface (DCE = 1, FSD = 1)**

( $V_D$  = 3.0 to 5.25 V, T<sub>A</sub> = 70°C for K-Grade, C<sub>L</sub> = 20 pF)



**Notes:**

**1.** All timing is referenced to the 50% level of the waveform. Input test levels are  $V_{IH}$  =  $V_D$  – 0.4 V,  $V_{IL}$  = 0.4 V.

**2.** Refer to "Multiple Device Support," on page 30 for functional details.







### <span id="page-11-0"></span>**Table 11. Digital FIR Filter Characteristics—Transmit and Receive**

(V<sub>D</sub> = 3.0 to 5.25 V, Sample Rate = 8 kHz, T<sub>A</sub> = 70°C for K-Grade)



## <span id="page-11-1"></span>**Table 12. Digital IIR Filter Characteristics—Transmit and Receive**

( $V_D$  = 3.0 to 5.25 V, Sample Rate = 8 kHz,  $T_A$  = 70°C for K-Grade)





<span id="page-12-0"></span>

<span id="page-12-1"></span>

<span id="page-12-3"></span><span id="page-12-2"></span>

For Figures [6](#page-12-0)[–9](#page-12-3), all filter plots apply to a sample rate of Fs = 8 kHz. The filters scale with the sample rate as follows:

 $F_{(0.1 \text{ dB})} = 0.4125 \text{ Fs}$ 

 $F_{(-3 \text{ dB})} = 0.45 \text{ Fs}$ 

where Fs is the sample frequency.

For Figures [10](#page-13-0)[–13](#page-13-3), all filter plots apply to a sample rate of

Fs = 8 kHz. The filters scale with the sample rate as follows:

 $F_{(-3 \text{ dB})} = 0.45 \text{ Fs}$ 

where Fs is the sample frequency.





<span id="page-13-0"></span>**Figure 10. IIR Receive Filter Response**



<span id="page-13-1"></span>**Figure 11. IIR Receive Filter Passband Ripple**



<span id="page-13-2"></span>**Figure 12. IIR Transmit Filter Response**



<span id="page-13-3"></span>**Figure 13. IIR Transmit Filter Passband Ripple**



<span id="page-13-4"></span>**Figure 14. IIR Receive Group Delay**



<span id="page-13-5"></span>







Note 4: See Appendix for applications requiring UL 1950 3rd

Note 5: For Si3035 designs R29 is populated with <sup>a</sup> 0 ohm resistor and R30 is not installed. For Si3034 designs R29 is not installed and R30 is populated with <sup>a</sup> 0 ohm resistor. edition compliance.

Note 6: Please refer to Appendix B for information regarding L1 and L2.

<span id="page-14-0"></span>**Figure 16. Typical Application Circuit for the Dual Design Si3034 and Si3035**

Rev. 2.01 **Rev. 2.01 15**  **Typical Application Circuit**

**Typical Application Circuit** 

## <span id="page-15-0"></span>**Bill of Materials**

#### **Table 13. Global Component Values**



**Notes:**

**1.** The following reference designators were intentionally omitted: C15, C17, C21, C26, C27, R14, and R20.

2. Y2 class capacitors are needed for the Nordic requirements of EN60950 and may also be used to achieve surge performance of 5 kV or better.<br>3. Install only if needed for improved radiated emissions performance (10 pF, 16

**5.** See Appendix B for additional considerations.

**6.** Q4 may require copper on board to meet 1/2 power requirement. (Contact transistor manufacturer for details.)<br>7. RV2 can be installed to improve performance from 2500 V to 3500 V for multiple longitudinal surges

4.75 to 5.25 V. **9.** The R7, R8, R15 and R16, R17, R19 resistors may each be replaced with a single resistor of 1.62 kΩ, 3/4 W, ±1%.





<span id="page-16-0"></span>

#### **Notes:**

**1.** The following reference designators were intentionally omitted: C15, C17, C21, C26, C27, R14, and R20.

**2.** Y2 class capacitors may also be used to achieve surge performance of 5 kV or better.

**3.** If JATE support is required using the Si3035 chipset, C23 should be populated with a 0.1 µF, 16 V, Tant/Elec/X7R, ±20% and R11 should be populated with a 2.7 nF, 16 V, X7R, ±20% capacitor.

**4.** Alternate population option is C24, C25 (2200 pF, 3 kV, X7R, ±10% and C31, C32 not installed).

**5.** Install only if needed for improved radiated emissions performance (10 pF, 16 V, NPO, ±10%).

**6.** Several diode bridge configurations are acceptable (suppliers include General Semi., Diodes Inc.).

**7.** If the charge pump is not enabled (with the CPE bit in Register 6), V<sub>A</sub> must be 4.75 to 5.25 V. R3 can be installed with a 10 Ω, 1/10 W, ±5% if V<sub>D</sub> is also 4.75 to 5.25 V.



## **Analog Output**

[Figure 17](#page-17-0) illustrates an optional application circuit to support the analog output capability of the Si3034 for call progress monitoring purposes. The ARM bits in Register 6 allow the receive path to be attenuated by 0 dB, –6 dB, or –12 dB. The ATM bits, which are also in Register 6, allow the transmit path to be attenuated by –20 dB, –26 dB, or –32 dB. Both the transmit and receive paths can also be independently muted.



**Figure 17. Optional Connection to AOUT for a Call Progress Speaker**

| Symbol                                           | Value                       |  |  |  |  |
|--------------------------------------------------|-----------------------------|--|--|--|--|
| C <sub>1</sub>                                   | 2200 pF, 16 V, ±20%         |  |  |  |  |
| C <sub>2</sub> , C <sub>3</sub> , C <sub>5</sub> | 0.1 µF, 16 V, $\pm 20\%$    |  |  |  |  |
| C4                                               | 100 µF, 16 V, Elec. ±20%    |  |  |  |  |
| C6                                               | 820 pF, 16 V, ±20%          |  |  |  |  |
| R1                                               | 10 k $\Omega$ , 1/10 W, ±5% |  |  |  |  |
| R2                                               | 10 $\Omega$ , 1/10 W, ±5%   |  |  |  |  |
| R3                                               | 47 k $\Omega$ , 1/10 W, ±5% |  |  |  |  |
| U1                                               | LM386                       |  |  |  |  |

**Table 15. Component Values—Optional Connection to AOUT**



<span id="page-17-0"></span>'

## **Functional Description**

The Si3034 is an integrated direct access arrangement (DAA) that provides a programmable line interface to meet global telephone line interface requirements. The device implements Silicon Laboratories' proprietary ISOcap technology which offers the highest level of integration by replacing an analog front end (AFE), an isolation transformer, relays, opto-isolators, and a 2- to 4-wire hybrid with two 16-pin small outline packages (SOIC or TSSOP).

The Si3034 chipset can be fully programmed to meet international requirements and is compliant with FCC, CTR21, JATE, and various other country-specific PTT specifications as shown in [Table 16](#page-18-0). In addition, the

Si3034 has been designed to meet the most stringent worldwide requirements for out-of-band energy, emissions, immunity, lightning surges, and safety. Typical Si3034 designs implement a dual layout (see [Figure 16\)](#page-14-0) capable of two population options:

- FCC Compliant Population—This population option removes the external devices needed to support non-FCC countries. The FCC/JATE DAA Si3035 chipset is used.
- Globally Compliant Population—This population option targets global DAA requirements. This Si3034 international DAA chipset is populated, and the external devices required for the FCC-only population option are removed.

<span id="page-18-0"></span>

## **Table 16. Country Specific Register Settings**

**Note:**

**1.** See "DC Termination Considerations," on page 23 for more information.

**2.** CTR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.

**3.** Supported for loop current ≥ 20 mA.



| <b>Register</b>              | 16             |                |                 |              |             | 17       | 18              |
|------------------------------|----------------|----------------|-----------------|--------------|-------------|----------|-----------------|
| Country                      | <b>OHS</b>     | <b>ACT</b>     | <b>DCT[1:0]</b> | <b>RZ</b>    | <b>RT</b>   | LIM[1:0] | <b>VOL[1:0]</b> |
| Guam                         | 0              | 0              | 10              | 0            | $\mathbf 0$ | 00       | 00              |
| Hong Kong                    | $\mathbf 0$    | 0              | 10              | $\pmb{0}$    | $\mathbf 0$ | 00       | 00              |
| Hungary                      | $\mathbf 0$    | $\mathbf 0$    | 10              | $\pmb{0}$    | $\pmb{0}$   | 00       | 00              |
| Iceland                      | $\mathbf 0$    | 0 or 1         | 11              | $\pmb{0}$    | $\mathbf 0$ | 11       | 00              |
| India                        | $\mathbf 0$    | 0              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Indonesia                    | $\mathbf 0$    | 0              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Ireland                      | $\mathbf 0$    | $0$ or $1$     | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| Israel                       | $\mathbf 0$    | 0 or 1         | 11              | $\pmb{0}$    | $\pmb{0}$   | 11       | 00              |
| Italy                        | 0              | 0 or 1         | 11              | $\pmb{0}$    | $\mathbf 0$ | 11       | 00              |
| Japan $\overline{1}$         | $\mathbf 0$    | 0              | 01              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Jordan <sup>1</sup>          | $\pmb{0}$      | $\mathbf 0$    | 01              | 0            | 0           | 00       | 00              |
| Kazakhstan <sup>1</sup>      | $\mathbf 0$    | 0              | 01              | $\mathsf 0$  | $\mathbf 0$ | 00       | 00              |
| Kuwait                       | $\mathbf 0$    | 0              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Latvia                       | $\mathbf 0$    | $0$ or $1$     | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| Lebanon                      | $\mathbf 0$    | $0$ or $1$     | 11              | $\pmb{0}$    | 0           | 11       | 00              |
| Luxembourg                   | $\mathbf 0$    | $0$ or $1$     | 11              | $\pmb{0}$    | $\pmb{0}$   | 11       | 00              |
| Macao                        | $\mathbf 0$    | $\mathbf 0$    | 10              | $\pmb{0}$    | $\mathbf 0$ | 00       | 00              |
| Malaysia $\overline{^{1,3}}$ | $\mathbf 0$    | $\overline{0}$ | 01              | $\pmb{0}$    | $\mathbf 0$ | 00       | 00              |
| Malta                        | $\mathbf 0$    | 0 or 1         | 11              | $\pmb{0}$    | $\mathbf 0$ | 11       | 00              |
| Mexico                       | 0              | 0              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Morocco                      | $\mathbf 0$    | $0$ or $1$     | 11              | $\pmb{0}$    | $\mathbf 0$ | 11       | 00              |
| Netherlands                  | $\mathbf 0$    | $0$ or $1$     | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| New Zealand                  | $\mathbf 0$    | 1              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Nigeria                      | 0              | 0 or 1         | 11              | 0            | 0           | 11       | 00              |
| Norway                       | $\overline{0}$ | 0 or 1         | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| Oman <sup>1</sup>            | 0              | 0              | 01              | $\pmb{0}$    | $\pmb{0}$   | 00       | 00              |
| Pakistan <sup>1</sup>        | $\mathbf 0$    | $\mathbf 0$    | 01              | $\pmb{0}$    | $\mathbf 0$ | 00       | 00              |
| Peru                         | $\mathbf 0$    | 0              | 10              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| Philippines <sup>1</sup>     | $\pmb{0}$      | 0              | 01              | 0            | 0           | $00\,$   | 00              |
| Poland                       | 0              | 0              | 10              | $\mathbf{1}$ | 1           | 00       | 00              |
| Portugal                     | 0              | 0 or 1         | 11              | $\pmb{0}$    | $\pmb{0}$   | 11       | $00\,$          |
| Romania                      | 0              | 0              | 10              | $\pmb{0}$    | 0           | 00       | $00\,$          |
| Russia <sup>1</sup>          | 0              | 0              | 01              | $\mathbf 0$  | 0           | $00\,$   | 00              |
| Saudi Arabia                 | $\mathsf 0$    | 0              | 10              | 0            | 0           | 00       | $00\,$          |
| Singapore                    | 0              | $\mathbf 0$    | 10              | 0            | 0           | $00\,$   | $00\,$          |
| Slovakia                     | $\pmb{0}$      | 0              | 10              | 0            | 0           | 00       | 00              |

**Table 16. Country Specific Register Settings (Continued)**

#### **Note:**

**1.** See "DC Termination Considerations," on page 23 for more information.

**2.** CTR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.

**3.** Supported for loop current ≥ 20 mA.



| <b>Register</b>       | 16         |              |                 |              |             | 17       | 18              |
|-----------------------|------------|--------------|-----------------|--------------|-------------|----------|-----------------|
| Country               | <b>OHS</b> | <b>ACT</b>   | <b>DCT[1:0]</b> | <b>RZ</b>    | <b>RT</b>   | LIM[1:0] | <b>VOL[1:0]</b> |
| Slovenia              | 0          | 0            | 10              | 1            | 1           | 00       | 00              |
| South Africa          | 1          | $\mathbf{0}$ | 10              | 1            | 0           | 00       | 00              |
| South Korea           | 0          | $\mathbf 0$  | 10              | $\mathbf{0}$ | 0           | 00       | 00              |
| Spain                 | 0          | 0 or 1       | 11              | $\mathbf{0}$ | 0           | 11       | 00              |
| Sweden                | 0          | 0 or 1       | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| Switzerland           | 0          | 0 or 1       | 11              | 0            | 0           | 11       | 00              |
| Syria <sup>1</sup>    | 0          | $\mathbf{0}$ | 01              | $\mathbf 0$  | 0           | 00       | 00              |
| Taiwan <sup>1</sup>   | 0          | $\mathbf 0$  | 01              | 0            | 0           | 00       | 00              |
| Thailand <sup>1</sup> | 0          | $\mathbf{0}$ | 01              | $\mathbf 0$  | $\mathbf 0$ | 00       | 00              |
| <b>UAE</b>            | 0          | $\Omega$     | 10              | 0            | $\mathbf 0$ | 00       | 00              |
| United Kingdom        | 0          | 0 or 1       | 11              | $\mathbf 0$  | $\mathbf 0$ | 11       | 00              |
| <b>USA</b>            | 0          | $\mathbf{0}$ | 10              | $\mathbf{0}$ | 0           | 00       | 00              |
| Yemen                 | 0          | 0            | 10              | 0            | 0           | 00       | 00              |
| $\mathbf{r}$          |            |              |                 |              |             |          |                 |

**Table 16. Country Specific Register Settings (Continued)**

**Note:**

**1.** See "DC Termination Considerations," on page 23 for more information.

**2.** CTR21 includes the following countries: Austria, Belgium, Denmark, Finland, France, Germany, Greece, Iceland, Ireland, Italy, Luxembourg, Netherlands, Norway, Portugal, Spain, Sweden, Switzerland, and the United Kingdom.

**3.** Supported for loop current ≥ 20 mA.

#### **Initialization**

When the Si3034 is initially powered up, the RESET pin should be asserted. When the RESET pin is deasserted, the registers will have default values. This reset condition guarantees the line-side chip (Si3014) is powered down with no possibility of loading the line (i.e., off-hook). An example initialization procedure is outlined below:

- 1. Program the PLLs with registers 7 to 9 (N1[7:0], M1[7:0], N2[3:0], and M2[3:0]) to the appropriate divider ratios for the supplied MCLK frequency and desired sample rate, as defined in "Clock Generation Subsystem," on page 27.
- 2. Wait until the PLLs are locked. This time is between 100  $\mu$ S and 1 ms.
- 3. Write an 80H into Register 6. This enables the charge pump for the  $V_A$  pin, powers up the line-side chip (Si3014), and enables the AOUT for call progress monitoring.
- 4. Set the desired line interface parameters (i.e., DCT[1:0], ACT, OHS, RT, LIM[1:0], and VOL[1:0]) as defined by "Country Specific Register Settings" shown in [Table 16](#page-18-0).

After this procedure is complete, the Si3034 is ready for ring detection and off-hook.

## **On-Chip Charge Pump**

The Si3034 has an on-chip charge pump that can produce the  $V_A$  supply needed by the ISOcap

communication link. This on-chip power supply can be enabled by setting bit 7 in Register 6 to 1.

Before enabling the line-side chip, care should be taken to ensure it is properly powered. If the on-chip charge pump is used to provide the  $V_A$  supply, R3 should not be populated. If the on-chip charge pump is not used, the  $V_A$  supply may be powered from the digital power supply ( $V_D$ ). In this case,  $V_D$  should be at least 4.75 V, and R3 should be populated. A separate 5 V power supply may also be used for the  $V_A$  supply, in which case R3 should not be populated.

#### **Isolation Barrier**

The Si3034 achieves an isolation barrier through lowcost, high-voltage capacitors in conjunction with Silicon Laboratories' proprietary ISOcap signal processing techniques. These techniques eliminate any signal degradation due to capacitor mismatches, common mode interference, or noise coupling. As shown in [Figure 16 on page 15](#page-14-0), the C1, C4, C24, and C25 capacitors isolate the Si3021 (DSP-side) from the Si3014 (line-side). All transmit, receive, control, ring detect, and caller ID data are communicated through this barrier. Y2 class capacitors may be used for the isolation barrier to achieve surge performance of 5 kV or greater.

The ISOcap communications link is disabled by default. To enable it, the PDL bit in Register 6 must be cleared.



No communication between the Si3021 and Si3014 can occur until this bit is cleared. The clock generator **must** be programmed to an acceptable sample rate prior to clearing the PDL bit.

## **Off-Hook**

The communication system generates an off-hook command by applying logic  $0$  to the  $\overline{OFHK}$  pin or by setting the OH bit in Register 5. The OFHK pin must be enabled by setting the OHE bit in Register 5. With OFHK at logic 0, the system is in an off-hook state.

The off-hook state is used to seize the line for incoming/ outgoing calls and can also be used for pulse dialing. With OFHK at logic 1, negligible dc current flows through the hookswitch. When a logic 0 is applied to the OFHK pin, the hookswitch transistor pair, Q1 & Q2, turn on. This applies a termination impedance across TIP and RING and causes dc loop current to flow. The termination impedance has both an ac and dc component.

When executing an off-hook sequence, the Si3034 requires 1548/Fs seconds to complete the off-hook and provide phone-line data on the serial link. This includes the 12/Fs filter group delay. If necessary, for the shortest delay, a higher Fs may be established prior to executing the off-hook, such as an Fs of 10.286 kHz. The delay allows for line transients to settle prior to normal use.

## **DC Termination**

The Si3034 has three programmable dc termination modes which are selected with the DCT[1:0] bits in Register 16.

Japan Mode (DCT $[1:0] = 01$  b), shown in [Figure 18](#page-21-0), is a lower voltage mode and supports a transmit full scale level of –2.71 dBm. Higher transmit levels for DTMF dialing are also supported. See ["DTMF Dialing'" on](#page-23-1) [page 24](#page-23-1). The low voltage requirement is dictated by countries such as Japan and Malaysia.



<span id="page-21-0"></span>

FCC Mode  $(DCT[1:0] = 10 b)$ , shown in [Figure 19,](#page-21-1) is the default dc termination mode and supports a transmit full scale level of –1 dBm at TIP and RING. This mode meets FCC requirements in addition to the requirements of many other countries.



<span id="page-21-1"></span>**Figure 19. FCC Mode I/V Characteristics**

CTR21 Mode  $(DCT[1:0] = 11 b)$ , shown in [Figure 20](#page-21-2), provides current limiting, while maintaining a transmit full scale level of –1 dBm at TIP and RING. In this mode, the dc termination will current limit before reaching 60 mA.



<span id="page-21-2"></span>

## **AC Termination**

The Si3034 has two ac termination impedances which are selected with the ACT bit in Register 16.

ACT = 0 is a real, nominal 600  $\Omega$  termination which satisfies the impedance requirements of FCC part 68, JATE, and other countries. This real impedance is set by circuitry internal to the Si3034 as well as the resistor



R2 connected to the REXT pin.

ACT = 1 is a complex impedance which satisfies the impedance requirements of Australia, New Zealand, South Africa, CTR21, and some European NET4 countries such as the UK and Germany. This complex impedance is set by circuitry internal to the Si3034 as well as the complex network formed by R12, R13, and C14 connected to the REXT2 pin.

## <span id="page-22-0"></span>**DC Termination Considerations**

Under certain line conditions, it may be beneficial to use other dc termination modes not intended for a particular world region. For instance, in countries that comply with the CTR21 standard, improved distortion characteristics can be seen for very low loop current lines by switching to FCC mode. Thus, after going off-hook in CTR21 mode, the loop current monitor bits (LCS[3:0]) may be used to measure the loop current, and if LCS[3:0] < 3, it is recommended that FCC mode be used.

Additionally, for very low voltage countries, such as Japan and Malaysia, the following procedure may be used to optimize distortion characteristics and maximize transmit levels:

- 1. When first going off-hook, use the Japan mode with the VOL bits (Register 18, bits 4:3) set to 01.
- 2. Measure the loop current using the LCS[3:0] bits.
- 3. If LCS[3:0]]  $\leq$  2, maintain the current settings and proceed with normal operation.
- 4. If LCS[3:0]  $\geq$  3, switch to FCC mode, set the VOL bit to 0, and proceed with normal operation.
- **Note:** A single decision of dc termination mode following offhook is appropriate for most applications. However, during PTT testing, a false dc termination I/V curve may be generated if the dc I/V curve is determined following a single off-hook event.

Finally, Australia has separate dc termination requirements for line seizure versus line hold. Japan mode may be used to satisfy both requirements. However, if a higher transmit level for modem operation is desired, switch to FCC mode 500 ms after the initial off-hook. This will satisfy the Australian dc termination requirements.

## **Ring Detection**

The ring signal is capacitively coupled from TIP and RING to the RNG1 and RNG2 pins. The Si3034 supports either full- or half-wave ring detection. With full-wave ring detection, the designer can detect a polarity reversal as well as the ring signal. [See "Caller](#page-25-0) [ID" on page 26.](#page-25-0) The ring detection threshold is programmable with the RT bit in Register 16.

The ring detector output can be monitored in one of When the RFWE bit is 0, SDO will be –32768 (0x8000)

three ways. The first method uses the RGDT pin. The second method uses the register bits RDTP, RDTN, and RDT in Register 5. The final method uses the SDO output.

The DSP must detect the frequency of the ring signal in order to distinguish a ring from pulse dialing by telephone equipment connected in parallel.

The ring detector mode is controlled by the RFWE bit of Register 18. When the RFWE bit is 0 (default mode), the ring detector operates in half-wave rectifier mode. In this mode, only positive ringing signals are detected. A positive ringing signal is defined as a voltage greater than the ring threshold across RNG1-RNG2. RNG1 and RNG2 are pins 5 and 6 of the Si3014. Conversely, a negative ringing signal is defined as a voltage less than the negative ring threshold across RNG1-RNG2.

When the RFWE bit is 1, the ring detector operates in full-wave rectifier mode. In this mode, both positive and negative ring signals are detected.

When the RFWE bit is 0, the RGDT pin will toggle active low when the ring signal is positive. When the RFWE bit is 1, the RGDT pin will toggle active low when the ring signal is positive or negative. This makes the ring signal appear to be twice the frequency of the ringing waveform.

The second method uses the ring detect bits (RDTP, RDTW, and RDT). The RDTP and RDTN behavior is based on the RNG1-RNG2 voltage. Whenever the signal RNG1-RNG2 is above the positive ring threshold the RDTP bit is set. Whenever the signal RNG1-RNG2 is below the negative ring threshold the RDTN bit is set. When the signal RNG1-RNG2 is between these thresholds, neither bit is set.

The RDT behavior is also based on the RNG1-RNG2 voltage. When the RFWE bit is a 0 or a 1, a positive ringing signal will set the RDT bit for a period of time. The RDT bit will not be set for a negative ringing signal.

The RDT bit acts as a one shot. Whenever a new ring signal is detected, the one shot is reset. If no new ring signals are detected prior to the one shot counter counting down to zero, then the RDT bit will return to zero. The length of this count (in seconds) is 65536 divided by the sample rate. The RDT will also be reset to zero by an off-hook event.

The third method uses the serial communication interface to transmit ring data. If the ISOCap is active (PDL=0) and the device is not off-hook or not in on-hook line monitor mode, the ring data will be presented on SDO. The waveform on SDO depends on the state of the RFWE bit.



# **Si3034**

while the RNG1-RNG2 voltage is between the thresholds. When a ring is detected, SDO will transition to +32767 while the ring signal is positive, then go back to –32768 while the ring is near zero and negative. Thus a near square wave is presented on SDO that swings from –32768 to +32767 in cadence with the ring signal.

When the RFWE bit is 1, SDO will sit at approximately +1228 while the RNG1-RNG2 voltage is between the thresholds. When the ring goes positive, SDO will transition to +32767. When the ring signal goes near zero, SDO will remain near 1228. Then as the ring goes negative, the SDO will transition to –32768. This will repeat in cadence with the ring signal.

The best way to observe the ring signal on SDO is simply to observe the MSB of the data. The MSB will toggle in cadence with the ring signal independent of the ring detector mode. This is adequate information for determining the ring frequency. The MSB of SDO will toggle at the same frequency as the ring signal.

## <span id="page-23-0"></span>**Ringer Impedance**

The ring detector in many DAAs is ac coupled to the line with a large, 1  $\mu$ F, 250 V decoupling capacitor. The ring detector on the Si3034 is also capacitively coupled to the line, but it is designed to use smaller, less expensive capacitors (C7, C8). Inherently, this network produces a high ringer impedance to the line of approximately 800 to 900 kΩ. This value meets the majority of country PTT specifications, including FCC and CTR21.

Several countries including Poland, South Africa, and Slovenia, require a maximum ringer impedance that can be met with an internally synthesized impedance by setting the RZ bit in Register 16.

## <span id="page-23-1"></span>**DTMF Dialing**

In CTR21 dc termination mode, the DIAL bit in Register 18 should be set during DTMF dialing if the LCS[3:0] bits are less than 6. Setting this bit increases headroom for large signals. This bit should not be used during normal operation nor if the LCS[3:0] bits are greater than 5.

In Japan dc termination mode, the Si3021 device attenuates the transmit output by 1.7 dB to meet headroom requirements. This attenuation can be removed when DTMF dialing is desired in this mode. When in the FCC dc termination mode, the FJM bit in Register 18 will enable the Japan dc termination mode without the 1.7 dB attenuation. Increased distortion may be observed, which is acceptable during DTMF dialing. After DTMF dialing is complete, the attenuation should be enabled by setting the Japan dc termination mode DCT[1:0] = 01b. The FJM bit has no effect in Japan dc termination mode.

Higher DTMF levels may also be achieved if the amplitude is increased and the peaks of the DTMF signal are clipped at digital full scale (as opposed to wrapping). Clipping the signal will produce some distortion and intermodulation of the signal. Generally, somewhat increased distortion (between 10–20%) is acceptable during DTMF signaling. Several dB higher DTMF levels can be achieved with this technique, compared with a digital full scale peak signal.

## **Pulse Dialing**

Pulse dialing is accomplished by going off- and on-hook to generate make and break pulses. The nominal rate is 10 pulses per second. Some countries have very tight specifications for pulse fidelity, including make and break times, make resistance, and rise and fall times. In a traditional solid-state dc holding circuit, there are a number of issues in meeting these requirements.

The Si3034 dc holding circuit has active control of the on-hook and off-hook transients to maintain pulse dialing fidelity.

Spark quenching requirements in countries such as Italy, the Netherlands, South Africa, and Australia deal with the on-hook transition during pulse dialing. These tests provide an inductive dc feed, resulting in a large voltage spike. This spike is caused by the line inductance and the sudden decrease in current through the loop when going on-hook. The traditional way of dealing with this problem is to put a parallel RC shunt across the hookswitch relay. The capacitor is large  $(-1 \mu F, 250 V)$  and relatively expensive. In the Si3034, the OHS bit in Register 16 can be used to slowly ramp down the loop current to pass these tests without requiring additional components.

## <span id="page-23-2"></span>**Billing Tone Detection**

"Billing tones" or "Metering Pulses" generated by the central office can cause modem connection difficulties. The billing tone is typically either a 12 KHz or 16 KHz signal and is sometimes used in Germany, Switzerland, and South Africa. Depending on line conditions, the billing tone may be large enough to cause major errors related to the modem data. The Si3034 chipset has a feature which allows the device to provide feedback as to whether a billing tone has occurred and when it ends.

Billing tone detection is enabled by setting the BTE bit (Register 17, bit 2). Billing tones less than 1.1  $V_{PK}$  on the line will be filtered out by the low pass digital filter on the Si3034. The ROV bit is set when a line signal is greater than 1.1  $V_{PK}$ , indicating a receive overload condition. The BTD bit is set when a line signal (billing tone) is large enough to excessively reduce the linederived power supply of the line-side device (Si3014). When the BTD bit is set, the dc termination is changed



to an 800  $\Omega$  dc impedance. This ensures minimum line voltage levels even in the presence of billing tones.

The OVL bit (Register 19) should be monitored (polled) following a billing tone detection. When the OVL bit returns to 0, indicating that the billing tone has passed, the BTE bit should be written to 0 to return the dc termination to its original state. It will take approximately one second to return to normal dc operating conditions. The BTD and ROV bits are sticky, and they must be written to 0 to be reset. After the BTE, ROV, and BTD bits are all cleared, the BTE bit can be set to reenable billing tone detection.

Certain line events, such as an off-hook event on a parallel phone or a polarity reversal, may trigger the ROV or the BTD bits, after which the billing tone detector must be reset. The user should look for multiple events before qualifying whether billing tones are actually present.

Although the DAA will remain off-hook during a billing tone event, the received data from the line will be corrupted when a large billing tone occurs. If the user wishes to receive data through a billing tone, an external LC filter must be added. A modem manufacturer can provide this filter to users in the form of a dongle that connects on the phone line before the DAA. This keeps the manufacturer from having to include a costly LC filter internal to the modem when it may only be necessary to support a few countries/customers.

Alternatively, when a billing tone is detected, the system software may notify the user that a billing tone has occurred. This notification can be used to prompt the user to contact the telephone company and have the billing tones disabled or to purchase an external LC filter.

## **Billing Tone Filter (Optional)**

In order to operate without degradation during billing tones in Germany, Switzerland, and South Africa, an external LC notch filter is required. (The Si3034 can remain off-hook during a billing tone event, but modem data will be lost in the presence of large billing tone signals.) The notch filter design requires two notches, one at 12 KHz and one at 16 KHz. Because these components are fairly expensive and few countries supply billing tone support, this filter is typically placed in an external dongle or added as a population option for these countries. [Figure 21](#page-24-0) shows an example of a billing tone filter.

L1 must carry the entire loop current. The series resistance of the inductors is important to achieve a narrow and deep notch. This design has more than 25 dB of attenuation at both 12 KHz and 16 KHz.



**Figure 21. Billing Tone Filter**

<span id="page-24-0"></span>



The billing tone filter effects the ac termination and return loss. The current complex ac termination will pass worldwide return loss specifications both with and without the billing tone filter by at least 3 dB. The ac termination is optimized for frequency response and hybrid cancellation, while having greater than 4 dB of margin with or without the dongle for South Africa, Australia, CTR21, German, and Swiss country-specific specifications.

## **On-Hook Line Monitor**

The Si3034 allows the user to receive line activity when in an on-hook state. The ONHM bit in Register 5 enables a low-power ADC which digitizes the signal passed across the RNG1/2 pins. This signal is passed across the ISOcap link to the DSP. A current of approximately 450  $\mu$ A is drawn from the line when this bit is activated. This mode is typically used to detect caller ID data. (See the ["Caller ID"](#page-25-0) section.)

The on-hook line monitor can also be used to detect whether a phone line is physically connected to the



Si3014. If a line is present and the ONHM bit is set, SDO will have a near zero value and the LCS[3:0] bits will read 1111b. Due to the nature of the low-power ADC, the data presented on SDO could have up to a 10% dc offset.

If no line is connected, the output of SDO will move towards a negative full scale value (–32768). The value is guaranteed to be at least 89% of negative full scale. In addition, the LCS[3:0] bits will be zero.

## <span id="page-25-0"></span>**Caller ID**

The Si3034 provides the designer with the ability to pass caller ID data from the phone line to a caller ID decoder connected to the serial port.

In systems where the caller ID data is passed on the phone line between the first and second rings, the following method should be utilized to capture the caller ID data. The RDTP and RDTN register bits should be monitored to determine the completion of the first ring. After completion of the first ring, the DSP should set the SQLH bit (Register 18, bit 0) for a period of at least 1 ms. This resets the ac coupling network on the ring input in preparation for the caller ID data. The SQLH bit is then cleared, and the ONHM (Register 5, bit 3) should be asserted to enable the caller ID data to be passed to the DSP and presented on SDO. This bit enables a low-power ADC (approximately 450 µA is drawn from the line) which digitizes the signal passed across the RNG1/2 pins. This signal is passed across the ISOcap link to the DSP. The ONHM bit should be cleared after the caller ID data is received and prior to the second ring.

In systems where the caller ID data is preceded by a line polarity (battery) reversal, the following method should be used to capture the caller ID data. The Si3034 supports both full- and half-wave rectified ring detection. Because a polarity reversal will trip either the RDTP or RDTN ring detection bits, the user must distinguish between a polarity reversal and a ring. This is accomplished using the full-wave ring detector in the device. The lowest specified ring frequency is 15 Hz; therefore, if a battery reversal occurs, the DSP should wait a minimum of 40 ms to verify that the event observed is a battery reversal and not a ring signal. This time is greater than half the period of the longest ring signal. If another edge is detected during this 40 ms pause, this event is characterized as a ring signal and not a battery reversal. If it is a battery reversal, the DSP should set the SQLH bit (Register 18, bit 0) for a period of at least 1 ms. This resets the ac coupling network on the ring input in preparation for the caller ID data. The SQLH bit is then cleared, and the OHNM bit (Register 5, bit 3) should be asserted to enable the caller ID data to

be passed to the DSP and presented on SDO. The ONHM bit should be cleared after the DSP has received the caller ID data.

Due to the nature of the low-power ADC, the data presented on SDO will have up to a 10% dc Offset. The caller ID decoder must either use a high pass or band pass filter to accurately retrieve the caller ID data.

## **Loop Current Monitor**

It is desirable to have a measurement of the loop current being drawn from the line to determine if a telephone line is connected or if another telephone has picked up.

When the system is in an off-hook state, the LCS[3:0] bits in Register 12 indicate the dc loop current. An LCS[3:0] value of zero means the loop current is less than required for normal operation. When adequate loop current is available, the detector has 6 mA steps with a built-in hysteresis of 2 mA to provide stable LCS[3:0] values when near a transition. The LCS[3:0] value is a rough approximation of the loop current, and the designer is advised to use this value in a relative means rather than an absolute value. A typical LCS[3:0] transfer function is shown in [Figure 22](#page-25-1).



<span id="page-25-1"></span>

This feature enables the host processor to detect whether an additional line has "picked up" while the modem is transferring information. In the case of a second phone going off-hook, the loop current falls approximately 50% and is reflected in the value of the LCS[3:0] bits.

## <span id="page-25-2"></span>**Overload Detection**

The Si3034 can detect if an overload condition is present which may damage the DAA circuit. The DAA may be damaged if excessive line voltage or loop current is sustained.

In FCC and Japan dc termination modes, an LCS[3:0] value of 1111b means the loop current is greater than



155 mA indicating the DAA is drawing excessive loop current.

In CTR21 mode, 120 mA of loop current is not possible due to the current limit circuit. In this dc termination mode, an LCS[3:0] value of 1000b (8 decimal) or greater indicates an excessive loop current condition.

## **Analog Output**

The Si3034 supports an analog output (AOUT) for driving the call progress speaker found with most of today's modems. AOUT is an analog signal that is comprised of a mix of the transmit and receive signals. The receive portion of this mixed signal has a 0 dB gain, while the transmit signal has a gain of –20 dB.

The transmit and receive signals of the AOUT signal have independent controls found in Register 6. The ATM[1:0] bits control the transmit portion, while the ARM[1:0] bits control the receive portion. The bits only affect the AOUT signal; they do not affect the modem data. [Figure 17 on page 18](#page-17-0) illustrates a recommended application circuit. In the configuration shown, the LM386 provides a gain of 26 dB. Additional gain adjustments may be made by varying the voltage divider created by R1 and R3.

## **Gain Control**

The Si3034 supports multiple receive gain and transmit attenuation settings in Register 15. The receive path can support gains of 0, 3, 6, 9 and 12 dB, as selected with the ARX[2:0] bits. The receive path can also be muted with the RXM bit. The transmit path can support attenuations of 0, 3, 6, 9 and 12 dB, as selected with the ATX[2:0] bits. The transmit path can also be muted with the TXM bit.

The gain control bits ARXB and ATXB in Register 13 are provided for firmware backwards compatibility with the Si3032 and Si3035 chipsets. These bits should be set to zero if the ARX[2:0] and ATX[2:0] in Register 15 are used.

## **Filter Selection**

The Si3021 supports additional filter selections for the receive and transmit signals as defined in [Table 11](#page-11-0) and [Table 12 on page 12](#page-11-1). The IIRE bit in Register 16 selects between the IIR and FIR filters. The IIR filter provides a lower, but non-linear, group delay than the default FIR filter.

## <span id="page-26-0"></span>**Clock Generation Subsystem**

The Si3034 contains an on-chip clock generator. Using



The clock generator consists of two phase-locked loops (PLL1 and PLL2) that achieve the desired sample frequencies. [Figure 23](#page-27-0) illustrates the clock generator. The architecture of the dual PLL scheme allows for fast lock time on initial start-up, fast lock time when changing modem sample rates, high noise immunity, and the ability to change modem sample rates with a single register write. A large number of MCLK frequencies between 1 MHz and 60 MHz are supported. MCLK should be from a clean source, preferably directly from a crystal with a constant frequency and no dropped pulses.

In serial mode 2, the Si3021 operates as a slave device. The clock generator is configured (by default) to set the SCLK output equal to the MCLK input. The net effect is the clock generator multiplies the MCLK input by 20. For further details of slave mode operation, refer to ["Multiple](#page-29-0) Device Support," on page 30.

#### **Programming the Clock Generator**

As noted in [Figure 23,](#page-27-0) the clock generator must output a clock equal to  $1024 \cdot Fs$ , where Fs is the desired sample rate. The  $1024 \cdot Fs$  clock is determined through programming of the following registers:

Register 7: PLL1 N1[7:0] divider. Register 8: PLL1 M1[7:0] divider. Register 9: PLL2 N2[3:0] and M2[3:0] dividers. Register 10: CGM Clock Generation Mode.

The main design consideration is the generation of a base frequency, defined as follows:

$$
F_{\text{BASE}} = \frac{F_{\text{MCLK}} \cdot M1}{N1} = 36.864 \text{MHz (CGM = 0)}
$$

$$
F_{BASE} = \frac{F_{MCLK} \cdot M1 \cdot 16}{N1 \cdot 25} = 36.864 MHz (CGM = 1)
$$

N1 (Register 7) and M1 (Register 8) are 8-bit unsigned values.  $F_{MCI K}$  is the frequency of the clock provided to the MCLK pin. [Table 18](#page-28-0) lists several standard crystal oscillator rates that could be supplied to MCLK. This list simply represents a sample of MCLK frequency choices. Many more are possible.

After PLL1 and the CGM bit have been programmed, PLL2 can be used to achieve all the standard modem sampling rates with a single write to Register 9. These standard sample rates are shown in [Table 19.](#page-28-1) The values for N2 and M2 (Register 9) are shown in



[Table 19.](#page-28-1) N2 and M2 are 4-bit unsigned values.

When programming the registers of the clock generator, the order of register writes is important. For PLL1 updates, N1 (Register 7) must always be written first, immediately followed by a write to M1 (Register 8). For PLL2, the CGM bit must be set as desired prior to writing N2 and M2 (Register 9). Changes to the CGM bit only take effect when N2 and M2 are written.

The values shown in [Table 18](#page-28-0) and [Table 19](#page-28-1) satisfy the equations above. However, when programming the registers for N1, M1, N2, and M2, the value placed in these registers must be one less than the value calculated from the equations. For example, for CGM = 0 with a MCLK of 48.0 MHz, the values placed in the N1 and M1 registers would be 0x7C and 0x5F, respectively. If CGM = 1, a non-zero value must be programmed to Register 9 in order for the 16/25 ratio to take effect.

#### **PLL Lock Times**

The Si3034 changes sample rates very quickly. However, lock time will vary based on the programming of the clock generator. The major factor contributing to

PLL lock time is the CGM bit. When the CGM bit is used (set to 1), PLL2 will lock slower than when CGM is 0. The following relationships describe the boundaries on PLL locking time:

PLL1 lock time  $<$  1 ms (CGM = 0,1) PLL2 lock time 100  $\mu$ s to 1 ms (CGM = 0) PLL2 lock time <1 ms (CGM = 1)

For modem designs, it is recommended that PLL1 be programmed during initialization. No further programming of PLL1 is necessary. The CGM bit and PLL2 can be programmed for the desired initial sample rate, typically 7200 Hz. All further sample rate changes are made by simply writing to Register 9 to update PLL2.

The final design consideration for the clock generator is the update rate of PLL1. The following criteria must be satisfied in order for the PLLs to remain stable:

$$
F_{UP1} = \frac{F_{MCLK}}{N1} \ge 144 \text{ KHz}
$$

Where  $F_{UP1}$  is shown in [Figure 23](#page-27-0).



<span id="page-27-0"></span>**Figure 23. Clock Generation Subsystem**



<span id="page-28-0"></span>

| <b>MCLK (MHz)</b> | N1              | M1               | <b>CGM</b>     |
|-------------------|-----------------|------------------|----------------|
|                   |                 |                  |                |
| 1.8432            | $\overline{1}$  | 20               | 0              |
| 4.0000            | $\overline{5}$  | $\overline{72}$  | $\overline{1}$ |
| 4.0960            | $\overline{1}$  | 9                | 0              |
| 5.0688            | $\overline{11}$ | 80               | 0              |
| 6.0000            | 5               | 48               | 1              |
| 6.1440            | $\overline{1}$  | 6                | 0              |
| 8.1920            | 32              | 225              | 1              |
| 9.2160            | $\overline{1}$  | $\overline{4}$   | 0              |
| 10.0000           | 25              | $\overline{144}$ | $\overline{1}$ |
| 10.3680           | 9               | 32               | 0              |
| 11.0592           | 3               | 10               | 0              |
| 12.288            | $\overline{1}$  | 3                | 0              |
| 14.7456           | $\overline{2}$  | 5                | 0              |
| 16.0000           | $\overline{5}$  | 18               | $\overline{1}$ |
| 18.4320           | $\overline{1}$  | $\overline{c}$   | 0              |
| 24.5760           | $\overline{2}$  | $\overline{3}$   | 0              |
| 25.8048           | $\overline{7}$  | 10               | 0              |
| 33.8688           | 147             | 160              | 0              |
| 44.2368           | 96              | 125              | $\overline{1}$ |
| 46.0800           | 5               | $\overline{4}$   | 0              |
| 47.9232           | $\overline{13}$ | 10               | 0              |
| 48.0000           | 125             | 96               | 0              |
| 56.0000           | 35              | 36               | $\overline{1}$ |
| 60.0000           | 25              | 24               | 1              |

**Table 18. MCLK Examples**



<span id="page-28-1"></span>

#### **Setting Generic Sample Rates**

The clock generation description focuses on the common modem sample rates. An application may require a sample rate not listed in [Table 19](#page-28-1), such as the



$$
\frac{\text{M1} \cdot \text{M2}}{\text{N1} \cdot \text{N2}} = \text{ratio} \cdot \frac{5 \cdot 1024 \cdot \text{Fs}}{\text{MCLK}}
$$

where Fs is the sample frequency, ratio  $= 1$  for CGM  $= 0$ and ratio =  $25/16$  for CGM = 1. All other symbols are shown in [Figure 23.](#page-27-0)

By knowing the MCLK frequency and desired sample rate, the values for the M1, N1, M2, N2 registers can be determined. When determining these values, remember to consider the range for each register as well as the minimum update rate for the first PLL.

The values determined for M1, N1, M2, and N2 must be adjusted by  $-1$  when determining the value written to the respective registers. This is due to internal logic, which adds 1 to the value stored in the register. This addition allows the user to write a 0 value in any of the registers and the effective divide by is 1. A special case occurs when both M1 and N1 and/or M2 and N2 are programmed with a 0 value. When Mx and Nx are both zero, the corresponding PLLx is bypassed. If M2 and N2 are set to 0, the ratio of 25/16 is eliminated and cannot be used in the above equation. In this condition the CGM bit has no effect.

## **Digital Interface**

The Si3034 has two serial interface modes that support most standard modem DSPs. The M0 and M1 mode pins select the interface mode. The key difference between these two serial modes is the operation of the FSYNC signal. [Table 20](#page-28-2) summarizes the serial mode definitions.

<span id="page-28-2"></span>

**Table 20. Serial Modes**

The digital interface consists of a single, synchronous serial link which communicates both telephony and control data.

In Serial mode 0 or 1, the Si3021 operates as a master, where the master clock (MCLK) is an input, the serial data clock (SCLK) is an output, and the frame sync signal (FSYNC) is an output. The MCLK frequency and the value of the sample rate control registers 7, 8, 9 and 10 determine the sample rate (Fs). The serial port clock, SCLK, runs at 256 bits per frame, where the frame rate is equivalent to the sample rate. Refer to ["Clock](#page-26-0) [Generation Subsystem'" on page 27](#page-26-0) for more details on programming sample rates.

The Si3034 transfers 16-bit or 15-bit telephony data in the primary timeslot and 16-bit control data in the secondary timeslot. [Figure 24](#page-33-0) and [Figure 25](#page-33-1) show the relative timing of the serial frames. Primary frames occur at the frame rate and are always present. To minimize overhead in the external DSP, secondary frames are present only when requested.

Two methods exist for transferring control information in the secondary frame. The default power-up mode uses the LSB of the 16-bit transmit (TX) data word as a flag to request a secondary transfer. In this mode, only 15-bit TX data is transferred, resulting in a loss of SNR but allowing software control of the secondary frames. As an alternative method, the FC pin can serve as a hardware flag for requesting a secondary frame. The external DSP can turn on the 16-bit TX mode by setting the SB bit in Register 1. In the 16-bit TX mode, the hardware FC pin must be used to request secondary transfers.

[Figure 26](#page-34-0) and [Figure 27](#page-34-1) illustrate the secondary frame read cycle and write cycle, respectively. During a read cycle, the R/W bit is high and the 5-bit address field contains the address of the register to be read. The contents of the 8-bit control register are placed on the SDO signal. During a write cycle, the R/W bit is low and the 5-bit address field contains the address of the register to be written. The 8-bit data to be written immediately follows the address on SDI. Only one register can be read or written during each secondary frame. See "Control Registers," on page 41 for the register addresses and functions.

In serial mode 2, the Si3021 operates as a slave device, where the MCLK is an input, the SCLK is a no connect (except for the master device for which it is an output), and the FSYNC is an input. In addition, the RGDT/FSD pin operates as a delayed frame sync (FSD) and the FC/RGDT pin operates as ring detect (RGDT). Note that in this mode, FC operation is not supported. For further details on operating the Si3021 as a slave device, refer to "Multiple Device Support."

## <span id="page-29-0"></span>**Multiple Device Support**

The Si3034 supports the operation of up to 7 additional devices on a single serial interface. [Figure 32](#page-38-0) shows the typical connection of the Si3034 and one additional

serial voice codec (Si3000).

The Si3034 must be the master in this configuration. The secondary codec should be configured as a slave device with SCLK and FSYNC as inputs. On power up, the Si3034 master will be unaware of the additional codec on the serial bus. The FC/RGDT pin is an input, operating as the hardware control for secondary frames, and the RGDT/FSD pin is an output, operating as the active low ring detection signal. The master device should be programmed for master/slave mode prior to enabling the ISOcap link, because a ring signal would cause a false transition to the slave device's FSYNC.

Register 14 provides the necessary control bits to configure the Si3034 for master/slave operation. Bit 0 (DCE) sets the Si3034 in master/slave mode, also referred to as daisy-chain mode. When the DCE bit is set, the FC/RGDT pin becomes the ring detect output and the RGDT/FSD pin becomes the frame sync delay output.

Bits 7:5 (NSLV2:NSLV0) set the number of slaves to be supported on the serial bus. For each slave, the Si3034 will generate a FSYNC to the DSP. In daisy-chain mode, the polarity of the ring signal can be controlled by bit 1 (RPOL). When  $RPOL = 1$ , the ring detect signal (now output on the FC/RGDT pin) is active high.

The Si3034 supports a variety of codecs as well as additional Si3034s. The type of slave codec(s) used is set by bits 4:3 (SSEL1:SSEL0). These bits determine the type of signalling used in the LSB of SDO. This assists the DSP in isolating which data stream is the master and which is the slave. If the LSB is used for signalling, the master device will have a unique setting relative to the slave devices. The DSP can use this information to determine which FSYNC marks the beginning of a sequence of data transfers.

The delayed frame sync (FSD) of each device is supplied as the FSYNC of each subsequent slave device in the daisy chain. The master Si3034 will generate an FSYNC signal for each device every 16 or 32 SLCK periods. The delay period is set by Register 14, bit 2 (FSD). Figures [28](#page-35-0)[–31](#page-37-0) show the relative timing for daisy chaining operation. Note that primary communication frames occur in sequence, followed by secondary communication frames, if requested. When writing/reading the master device via a secondary frame, all secondary frames of the slave devices must be written as well. When writing/reading a slave device via a secondary frame, the secondary frames of the master and all other slaves must be written as well. "No operation" writes/reads to secondary frames are accomplished by writing/reading a zero value to address zero.



If FSD is set for 16 SCLK periods between FSYNCs, only serial mode 1 can be used. In addition, the slave devices must delay the tri-state to active transition of their SDO sufficiently from the rising edge of SCLK to avoid bus contention.

The Si3034 supports the operation of up to eight Si3034 devices on a single serial bus. The master Si3034 must be configured in serial mode 1. The slave(s) Si3034 is configured in serial mode 2. [Figure 33 on page 40](#page-39-0) shows a typical master/slave connection using three Si3034 devices.

When in serial mode 2, FSYNC becomes an input, RGDT/FSD becomes the delay frame sync output, and FC/RGDT becomes the ring detection output. In addition, the internal PLLs are fixed to a multiply by 20. This provides the desired sample rate when the master's SCLK is provided to the slave's MCLK. Note that the SCLK of the slave is a no connect in this configuration.

The delay between FSYNC input and delayed frame sync output (RGDT/FSD) will be 16 SCLK periods. The RGDT/FSD output has a waveform identical to the FSYNC signal in serial mode 0. In addition, the LSB of SDO is set to zero by default for all devices in serial mode 2.

#### <span id="page-30-0"></span>**Power Management**

The Si3034 supports four basic power management operation modes. The modes are normal operation, reset operation, sleep mode, and full power down mode. The power management modes are controlled by the PDN and PDL bits in Register 6.

On power up, or following a reset, the Si3034 is in reset operation. In this mode, the PDL bit is set, while the PDN bit is cleared. The Si3021 is fully operational, except for the ISOcap link. No communication between the Si3021 and Si3014 can occur during reset operation. Any bits associated with the Si3014 are not valid in this mode.

The most common mode of operation is the normal operation. In this mode, the PDL and PDN bits are cleared. The Si3021 is fully operational and the ISOcap link is passing information between the Si3021 and the Si3014. The clock generator must be programmed to a valid sample rate prior to entering this mode.

The Si3034 supports a low-power sleep mode. This mode supports the popular wake-up-on-ring feature of many modems. The clock generator registers 7, 8, and 9 must be programmed with valid non-zero values prior to enabling sleep mode. Then, the PDN bit must be set and the PDL bit cleared. When the Si3034 is in sleep mode, the MCLK signal may be stopped or remain

active, but it *must* be active before waking up the Si3034. The Si3021 is non-functional except for the ISOcap and RGDT signal. To take the Si3034 out of sleep mode, pulse the reset pin (RESET) low.

In summary, the power down/up sequence for sleep mode is as follows:

- 1. Registers 7, 8, and 9 must have valid non-zero values.
- 2. Set the PDN bit (Register 6, bit 3) and clear the PDL bit (Register 6, bit 4).
- 3. MCLK may stay active or stop.
- 4. Restore MCLK before initiating the power-up sequence.
- 5. Reset the Si3034 using RESET pin (after MCLK is present).
- 6. Program registers to desired settings.

The Si3034 also supports an additional power-down mode. When both the PDN (Register 6, bit 3) and PDL (Register 6, bit 4) are set, the chipset enters a complete power-down mode and draws negligible current (deep sleep mode). PLL2 should be turned off prior to entering deep sleep mode (i.e., set Register 9 to 0 and then Register 6 to 0x18). In this mode, the RGDT pin does not function. Normal operation may be restored using the same process for taking the chipset out of sleep mode.

## **Calibration**

The Si3034 initiates an auto-calibration by default whenever the device goes off-hook or experiences a loss in line power. Calibration is used to remove any offsets that may be present in the on-chip A/D converter which could affect the A/D dynamic range. Autocalibration is typically initiated after the DAA dc termination stabilizes, and takes 512/Fs seconds to complete. Due to the large variation in line conditions and line card behavior that can be presented to the DAA, it may be beneficial to use manual calibration in lieu of auto-calibration.

Manual calibration should be executed as close to 512/ Fs seconds before valid transmit/receive data is expected.

The following steps should be taken to implement manual calibration:

- 1. The CALD (auto-calibration disable—Register 17) bit must be set to 1.
- 2. The MCAL (manual calibration) bit must be toggled to one and then zero to begin and complete the calibration.
- 3. The calibration will be completed in 512/Fs seconds.

## **In-Circuit Testing**

The Si3034's advanced design provides the modem manufacturer with increased ability to determine system functionality during production line tests, as well as



support for end-user diagnostics. Four loopback modes exist allowing increased coverage of system components. For three of the test modes, a line-side power source is needed. While a standard phone line can be used, the test circuit in [Figure 1 on page 5](#page-4-0) is adequate. In addition, an off-hook sequence must be performed to connect the power source to the line-side chip.

For the start-up test mode, no line-side power is necessary and no off-hook sequence is required. The start-up test mode is enabled by default. When the PDL bit (Register 6, bit 4) is set (the default case), the line side is in a power-down mode and the DSP side is in a digital loop-back mode. In this mode, data received on SDI is passed through the internal filters and transmitted on SDO. This path will introduce approximately 0.9 dB of attenuation on the SDI signal received. The group delay of both transmit and receive filters will exist between SDI and SDO. Clearing the PDL bit disables this mode and the SDO data is switched to the receive data from the line side. When PDL is cleared the FDT bit (Register 12, bit 6) will become active, indicating the successful communication between the line side and DSP side. This can be used to verify that the ISO cap is operational.

The remaining test modes require an off-hook sequence to operate. The following sequence defines the off-hook requirement:

- 1. Power up or reset.
- 2. Program clock generator to desired sample rate.
- 3. Enable line-side by clearing PDL bit.
- 4. Issue off-hook.
- 5. Delay 1548/Fs sec to allow calibration to occur.
- 6. Set desired test mode.

The ISOcap digital loopback mode allows the data pump to provide a digital input test pattern on SDI and receive that digital test pattern back on SDO. To enable this mode, set the DL bit in Register 1. In this mode, the isolation barrier is actually being tested. The digital stream is delivered across the isolation capacitor, C1 of [Figure 16 on page 15](#page-14-0), to the line-side device and returned across the same barrier. In this mode, the 0.9 dB attenuation and filter group delays also exist.

The analog loopback mode allows an external device to drive a signal on the telephone line into the Si3034 lineside device and have it driven back out onto the line. This mode allows testing of external components connecting the RJ-11 jack (TIP and RING) to the Si3014. To enable this mode, set the AL bit in Register 2.

The final testing mode, internal analog loopback, allows

the system to test the basic operation of the transmit and receive paths on the line-side chip and the external components in [Figure 16 on page 15](#page-14-0). In this test mode, the data pump provides a digital test waveform on SDI. This data is passed across the isolation barrier, transmitted to and received from the line, passed back across the isolation barrier, and presented to the data pump on SDO. To enable this mode, clear the HBE bit in Register 2.

When the HBE bit is cleared, this will cause a dc offset which affects the signal swing of the transmit signal. In this test mode, it is recommended that the transmit signal be 12 dB lower than normal transmit levels. This lower level will eliminate clipping caused by the dc offset which results from disabling the hybrid. It is assumed in this test that the line ac impedance is nominally 600  $\Omega$ .

**Note:** All test modes are mutually exclusive. If more than one test mode is enabled concurrently, the results are unpredictable.

## **Exception Handling**

The Si3034 provides several mechanisms to determine if an error occurs during operation. Through the secondary frames of the serial link, the controlling DSP can read several status bits. The bit of highest importance is the frame detect bit (FDT, Register 12, bit 6). This bit indicates that the DSP-side (Si3021) and line-side (Si3014) devices are communicating. During normal operation, the FDT bit can be checked before reading any bits that indicate information about the line side. If FDT is not set, the following bits related to the line-side are invalid—RDT, RDTN, RDTP, LCS[3:0], CBID, REVB[3:0], CTRO, and OVL; the RGDT operation will also be non-functional.

Following power-up and reset, the FDT bit is not set because the PDL bit (Register 6, bit 4) defaults to 1. In this state, the ISOcap link is not operating and no information about the line-side can be determined. The user must program the clock generator to a valid configuration for the system and clear the PDL bit to activate the ISOcap link. While the DSP and line side are establishing communication, the DSP-side does not generate FSYNC signals. Establishing communication will take less than 10 ms. Therefore, if the controlling DSP serial interface is interrupt driven, based on the FSYNC signal, the controlling DSP does not require a special delay loop to wait for this event to complete.

The FDT bit can also indicate if the line-side executes an off-hook request successfully. If the line-side is not connected to a phone line (i.e., the user fails to connect a phone line to the modem), the FDT bit remains cleared. The controlling DSP must allow sufficient time for the line-side to execute the off-hook request. The



maximum time for FDT to be valid following an off-hook request is 10 ms. If the FDT is high, the LCS[3:0] bits indicate the amount of loop current flowing. If the FDT fails to be set following an off-hook request, the PDL bit in Register 6 must be set high for at least 1 ms to reset the line side.

Another useful bit is the communication link error (CLE) bit (Register 12, bit 7). The CLE bit indicates a time-out error for the ISOcap link following a change to either PLL1 or PLL2. When the CLE bit is set, the DSP-side chip has failed to receive verification from the line-side that the clock change has been accepted in an expected period of time (less than 10 ms). This condition indicates a severe error in programming the clock generator or possibly a defective line-side chip.

## **Revision Identification**

'

The Si3034 provides the system designer the ability to determine the revision of the Si3021 and/or the Si3014. The REVA[3:0] bits in Register 11 identify the revision of the Si3021. The REVB[3:0] and CBID bits in Register 13 identify the revision of the Si3014.

| <b>Revision</b> | Si3021 | Si3014 |
|-----------------|--------|--------|
|                 | 1000   | 0001   |
| R               | 1001   | 0010   |
| C               | 1010   | 0011   |

**Table 21. Revision Values**







<span id="page-33-0"></span>

<span id="page-33-1"></span>





**Figure 26. Secondary Communication Data Format—Read Cycle**

<span id="page-34-0"></span>

<span id="page-34-1"></span>**Figure 27. Secondary Communication Data Format—Write Cycle**



# **Si3034**



## **Figure 28. Daisy Chaining of a Single Slave (Pulse FSD)**

<span id="page-35-0"></span>

## **Figure 29. Daisy Chaining of a Single Slave (Frame FSD)**





**Figure 30. Daisy Chaining of Eight DAAs**



## <span id="page-37-0"></span>**Figure 31. Daisy Chaining with Framed FSYNC and Framed FSD**





<span id="page-38-0"></span>**Figure 32. Typical Connection for Master/Slave Operation (e.g, Data/Fax/Voice Modem)**





<span id="page-39-0"></span>**Figure 33. Typical Connection for Multiple Si3034s**



# <span id="page-40-0"></span>**Control Registers**

**Note:** Any register not listed here is reserved and should not be written.

**Table 22. Register Summary**

| <b>Register</b> | <b>Name</b>                                | Bit 7                  | Bit 6         | Bit 5         | Bit 4                  | Bit 3            | Bit 2      | Bit 1         | Bit 0         |
|-----------------|--------------------------------------------|------------------------|---------------|---------------|------------------------|------------------|------------|---------------|---------------|
| 1               | Control 1                                  | <b>SR</b>              |               |               |                        |                  |            | DL            | <b>SB</b>     |
| $\overline{2}$  | Control 2                                  |                        |               |               |                        | <b>AL</b>        |            | <b>HBE</b>    | <b>RXE</b>    |
| 3               | Reserved                                   |                        |               |               |                        |                  |            |               |               |
| 4               | Reserved                                   |                        |               |               |                        |                  |            |               |               |
| 5               | <b>DAA Control 1</b>                       |                        | <b>RDTN</b>   | <b>RDTP</b>   | OPOL                   | <b>ONHM</b>      | <b>RDT</b> | OHE           | OH            |
| $6\phantom{1}$  | DAA Control 2                              | <b>CPE</b>             | <b>ATM[1]</b> | <b>ARM[1]</b> | <b>PDL</b>             | <b>PDN</b>       |            | <b>ATM[0]</b> | <b>ARM[0]</b> |
| 7               | PLL1 Divide N1                             | N1[7:0]                |               |               |                        |                  |            |               |               |
| 8               | PLL1 Divide M1                             | M1[7:0]                |               |               |                        |                  |            |               |               |
| 9               | PLL2 Divide/Multiply N2/<br>M <sub>2</sub> | N2[3:0]                |               |               | M2[3:0]                |                  |            |               |               |
| 10              | <b>PLL Control</b>                         |                        |               |               |                        |                  |            |               | <b>CGM</b>    |
| 11              | Chip A Revision                            |                        |               |               |                        |                  |            | REVA[3:0]     |               |
| 12              | Line Side Status                           | <b>CLE</b>             | <b>FDT</b>    |               |                        |                  | LCS[3:0]   |               |               |
| 13              | Chip B Revision                            |                        | <b>CBID</b>   |               |                        | <b>REVB[3:0]</b> |            | <b>ARXB</b>   | <b>ATXB</b>   |
| 14              | Daisy Chain Control                        | <b>NSLV[2:0]</b>       |               |               |                        | SSEL[1:0]        | <b>FSD</b> | <b>RPOL</b>   | <b>DCE</b>    |
| 15              | <b>TX/RX Gain Control</b>                  | <b>TXM</b><br>ATX[2:0] |               |               | ARX[2:0]<br><b>RXM</b> |                  |            |               |               |
| 16              | International Control 1                    |                        | <b>OHS</b>    | <b>ACT</b>    | <b>IIRE</b>            |                  | DCT[1:0]   | <b>RZ</b>     | <b>RT</b>     |
| 17              | <b>International Control 2</b>             |                        | <b>MCAL</b>   | CALD          |                        | LIM[1:0]         | <b>BTE</b> | <b>ROV</b>    | <b>BTD</b>    |
| 18              | <b>International Control 3</b>             |                        | <b>DIAL</b>   | <b>FJM</b>    | VOL[1:0]               |                  |            | <b>RFWE</b>   | <b>SQLH</b>   |
| 19              | International Control 4                    |                        |               |               |                        |                  | <b>OVL</b> |               |               |



## **Register 1. Control 1**



Reset settings = 0000\_0000



## **Register 2. Control 2**







#### **Register 3. Reserved**



Reset settings = 0000\_0000



#### **Register 4. Reserved**







## **Register 5. DAA Control 1**







## **Register 6. DAA Control 2**



Reset settings = 0111\_0000



## **Register 7. PLL1 Divide N1**



Reset settings = 0000\_0000 (serial mode 0, 1, 2)





#### **Register 8. PLL1 Multiply M1**



Reset settings = 0000\_0000 (serial mode 0, 1)

Reset settings = 0001\_0011 (serial mode 2)



#### **Register 9. PLL2 Divide/Multiply N2/M2**



Reset settings = 0000\_0000



#### **Register 10. PLL Control**







## **Register 11. Chip A Revision**



Reset settings = N/A



## **Register 12. Line-Side Status**



Reset settings = N/A





## **Register 13. Chip B Revision**



Reset settings = N/A





## **Register 14. Daisy Chain Control**



Reset settings =  $0000$  0010 (serial mode  $0,1$ )

Reset settings = 0011\_1111 (serial mode 2)





#### **Register 15. TX/RX Gain Control**







## **Register 16. International Control 1**







#### **Register 17. International Control 2**







## **Register 18. International Control 3**







## **Register 19. International Control 4**







# **APPENDIX A—UL1950 3RD EDITION**

Although designs using the Si3034 comply with UL1950 3rd Edition and pass all overcurrent and overvoltage tests, there are still several issues to consider.

[Figure 34](#page-54-0) shows two designs that can pass the UL1950 overvoltage tests, as well as electromagnetic emissions. The top schematic of [Figure 34](#page-54-0) shows the configuration in which the ferrite beads (FB1, FB2) are on the unprotected side of the sidactor (RV1). For this configuration, the current rating of the ferrite beads needs to be 6 A. However, the higher current ferrite beads are less effective in reducing electromagnetic emissions.

The bottom schematic of [Figure 34](#page-54-0) shows the configuration in which the ferrite beads (FB1, FB2) are on the protected side of the sidactor (RV1). For this design, the ferrite beads can be rated at 200 mA.

In a cost optimized design, it is important to remember that compliance to UL1950 does not always require overvoltage tests. It is best to plan ahead and know which overvoltage tests will apply to your system. System-level elements in the construction, such as fire enclosure and spacing requirements, need to be considered during the design stages. Consult with your professional testing agency during the design of the product to determine which tests apply to your system.



**Figure 34. Circuits that Pass all UL1950 Overvoltage Tests**

<span id="page-54-0"></span>

# **Si3034**

# <span id="page-55-2"></span>**APPENDIX B—CISPR22 COMPLIANCE**

Various countries are expected to adopt the IEC CISPR22 standard over the next few years. For example, the European Union (EU) has adopted a standard entitled EN55022, which is based on the CISPR22 standard. EN55022 is now part of the EU's EMC Directive and compliance is expected to be required starting in 2003. Adherence to this standard will be necessary to display the CE mark on designs intended for sale in the EU. The typical schematic and global bill of materials (BOM) (see [Figure 16](#page-14-0) and [Table 13\)](#page-15-0) contained in this data sheet are designed to be compliant to the CISPR22 standard.

If smaller inductors are desired, a notch filter may be used and compliance to CISPR22 still achieved. As shown in [Figure 35](#page-55-0), a series capacitor-resistor in parallel with L1 and L2 forms the simple notch filter. [Table 23](#page-55-1) shows corresponding values used for C24, C25, C38, C39, L1, L2, R31, and R32.



The direct current resistance (DCR) of the listed inductors is an important consideration. If the DCR of the inductors used is less than 3  $\Omega$  each, then country PTT specifications which require 300  $\Omega$  or less of dc resistance at TIP and RING with 20 mA of loop current can be satisfied with the Japan dc termination mode. If the DCR of the inductors is at or slightly above 3  $Ω$ , the low voltage termination mode may need to be used to satisfy the 300  $\Omega$  dc resistance requirement at 20 mA of loop current. In all cases, ["DC Termination](#page-22-0) Considerations," on page 23 should be followed.

If compliance to the CISPR22 standard and certain other country PTT requirements are not desired, then L1 and L2 may be removed. If these inductors are removed, C24 and C25 should be increased to 2200 pF, and C9 should be changed to 22 nF, 250 V. With these changes, PTT compliance in the following countries will not be achieved: India (I/Fax-03/03 standard), Taiwan (ID0001 standard), Chile (Decree No. 220 1981 standard), and Argentina (CNC-St2-44.01 standard).

For questions concerning compliance to CISPR22 or other relevant standards, contact a Silicon Laboratories technical representative.

<span id="page-55-0"></span>**Figure 35. Notch Filter for CISPR22 Compliance**

<span id="page-55-1"></span>





# **Pin Descriptions: Si3021**



## **Table 24. Si3021 Pin Descriptions**











# **Pin Descriptions: Si3014**

#### **Si3014 (SOIC or TSSOP)**



## **Table 25. 3014 Pin Descriptions**







## **Table 25. 3014 Pin Descriptions (Continued)**



# <span id="page-60-0"></span>**Ordering Guide**



## **Table 26. Ordering Guide**



## **SOIC Outline**

[Figure 36](#page-61-0) illustrates the package details for the Si3021 and Si3014. [Table 27](#page-61-1) lists the values for the dimensions shown in the illustration.



<span id="page-61-1"></span><span id="page-61-0"></span>**Figure 36. 16-pin Small Outline Integrated Circuit (SOIC) Package**



#### **Table 27. Package Diagram Dimensions**



## **TSSOP Outline**

[Figure 37](#page-62-0) illustrates the package details for the Si3021 and Si3014. [Table 28](#page-62-1) lists the values for the dimensions shown in the illustration.



<span id="page-62-1"></span><span id="page-62-0"></span>**Figure 37. 16-pin Thin Small Shrink Outline Package (TSSOP)**



## **Table 28. Package Diagram Dimensions**



## **Rev 1.0 to Rev 1.1 Change List**

- Typical Application Circuit was updated.
- C24, C25 value changed from 470 pF to 1000 pF and C31, C32 were added in [Table 13](#page-15-0) and [Table 14](#page-16-0). In [Table 14](#page-16-0), the tolerance was also changed from 20% to 10%.
- **Power Supply Voltage, Analog maximum changed** from 4.75 V to 5.00 V in [Table 4](#page-5-1).
- Last paragraph updated in "Power Management" text section.

## **Rev 1.1 to Rev 1.2 Change List**

- Added TSSOP pinout and package drawing.
- Added note to [Table 2.](#page-4-1)
- Amended numbers in [Table 3](#page-5-0).
- Amended numbers in [Table 4](#page-5-1).
- Amended note  $#4$  in [Table 5.](#page-6-0)
- Amended numbers in [Table 7](#page-7-0).
- Replaced Figure [4](#page-9-0).
- Updated Analog Output text.
- Added China to [Table 16.](#page-18-0)
- Added "On-Chip Charge Pump" section.
- Added "DC Termination Considerations" section.
- Figure 16, "Typical Application Circuit for the Dual [Design Si3034 and Si3035," on page 15](#page-14-0) updated.
- Table 13, "Global Component Values," on page 16 (BOM) updated.
- [Table 14, "FCC Component Values—Si3035](#page-16-0)  [Chipset," on page 17](#page-16-0) (BOM) updated.

## **Rev 1.2 to Rev 2.0 Change List**

- Updated schematic and BOM.
- Added Appendix B.
- Corrected transmit frequency response specification to 0 Hz typical.
- Updated ["Overload Detection"](#page-25-2) section text concerning CTR21 mode.
- Removed CTRO bit (Register 19, bit 7).

## **Rev 2.0 to Rev 2.01 Change List**

- [Table 16](#page-18-0) updated.
- ["Appendix B—CISPR22 Compliance"](#page-55-2) updated.
- The "Ringer Impedance Network" figure and the "Component Values—Optional Ringer Impedance Network" table were deleted from the ["Ringer](#page-23-0)

[Impedance"](#page-23-0) section as well as a paragraph discussing Czech Republic designs.

■ The "Dongle Applications Circuit" figure was deleted.



# **NOTES:**



## **Contact Information**

#### **Silicon Laboratories Inc.**

4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and ISOcap are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

